Silicon SoC Chip Lead, Google Cloud
Job Overview
-
Date PostedFebruary 13, 2026
-
Location
-
Expiration date--
Job Description
2026-02-04T14:30:16.241Z
96565927755031238
Minimum qualifications:
- Bachelor’s degree in Electrical Engineering, a related field, or equivalent practical experience.
- 10 years of experience with silicon design, DV, implementation and chip integration.
- Experience with management in Application-Specific Integrated Circuit (ASIC) development teams.
- Experience in leading design teams with working on digital designs that have taped-out and produced working silicon and delivering silicon.
Preferred qualifications:
- Experience with extraction of design parameters, Quality of Results (QoR) metrics, and analyzing data trends.
- Experience with engineering across design, DV, physical design, implementation, Graphic Data System (GDS) tape-out.
- Knowledge of delivery of silicon in technology process nodes.
- Ability to lead cross-functional teams.
About the job
In this role, you will be responsible for overseeing the design and development of chips for the products. You will be responsible for leading the chip design end-to-end, from architecture requirements up to tape-out.Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google’s product portfolio possible. We’re proud to be our engineers’ engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.
Responsibilities
- Manage Register-Transfer Level (RTL) design, Design Verification (DV) and physical design of System-on-Chip (SoC) to tape-out while working with multiple team members.
- Evaluate and develop SoC design and Integration methodologies and decide on the SoC flow.
- Work with architects and reasoning designers to drive architectural feasibility studies, develop timing, power and area design goals, and explore RTL/design trade-offs for physical design closure.
- Participate in design reviews and track issue resolution, and engage in technical and schedule trade-off discussions. Create execution plans for projects and manage team efforts from concept to working silicon in volume.
- Understand architecture and design specifications with the larger team, and define physical design strategies and tactics to meet quality and schedule goals.
Google is proud to be an equal opportunity workplace and is an affirmative action employer. We are committed to equal employment opportunity regardless of race, color, ancestry, religion, sex, national origin, sexual orientation, age, citizenship, marital status, disability, gender identity or Veteran status. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. See also Google’s EEO Policy and EEO is the Law. If you have a disability or special need that requires accommodation, please let us know by completing our Accommodations for Applicants form.